Staff Design Verification Engineer page is loaded
Staff Design Verification EngineerApply locations Italy, Catania Italy, Milan, Assago time type Full time posted on Posted Yesterday job requisition id R253944
About Analog Devices
Analog Devices, Inc. (NASDAQ: ADI ) is a global semiconductor leader that bridges the physical and digital worlds to enable breakthroughs at the Intelligent Edge. ADI combines analog, digital, and software technologies into solutions that help drive advancements in digitized factories, mobility, and digital healthcare, combat climate change, and reliably connect humans and the world. With revenue of more than $9 billion in FY24 and approximately 24,000 people globally, ADI ensures today's innovators stay Ahead of What's Possible. Learn more at www.analog.com and on LinkedIn and Twitter (X) .
Staff Design Verification Engineer
The Data Center and Energy group develops leading-edge Power Conversion solutions for the Data Center. The group is seeking a Staff Verification Engineer who must have a proven track record of verifying complex mixed/digital signals ICs. The team handles verification of the products, which include digital signal processing data-paths, high-speed interfaces, and sub-systems controllers. Candidate will work with the latest verification methodologies on designs ranging from individual blocks to sub-system level verification.
JobResponsibilities:
* Verification of sub-systems using leading-edge verification methodologies.
* Experience with the development of verification plans and verification environments from scratch on multiple projects.
* Verification of blocks using System Verilog and UVM.
* Should have worked on scoreboard assertions, functional coverage, and formal v erification, to reach verification goals
* Take complete ownership of a complex feature verification and mentor & guide junior verification engineers.
* Define and implement improvements in verification flow and methodology .
* Gate-level simulations and debugging at the sub-system level.
Job Requirements:
* Bachelor's or M aster’s degree in Electronics Engineering with 8+ years of experience in digital design, of which at least 3 years in digital verification .
* Expertise in Verilog, System Verilog, UVM, object-oriented programming, scripting, and automation with Perl or Python.
* Firm understanding of constrained random functional verification, coverage, and assertions.
* Expertise in test plan development and development of verification environments from the ground up.
* Extensive experience with verification of complex blocks, regressions, and coverage closure.
* Experience with gate-level simulations and debugging .
* Excellent debugging, analytical, and problem-solving skills.
* Strong interpersonal, teamwork, and communication skills.
* Expected to be highly independent, proactive, and result-oriented to achieve verification goals.
Preferred qualifications:
* Knowledge of PMBus, SPI, OTP/MTP, and I2 C protocols.
* Experience in technically mentoring and coaching junior engineers.
#LI-CC1
For positions requiring access to technical data, Analog Devices, Inc. may have to obtain export licensing approval from the U.S. Department of Commerce - Bureau of Industry and Security and/or the U.S. Department of State - Directorate of Defense Trade Controls. As such, applicants for this position – except US Citizens, US Permanent Residents, and protected individuals as defined by 8 U.S.C. 1324b(a)(3) – may have to go through an export licensing review process.
Analog Devices is an equal opportunity employer. We foster a culture where everyone has an opportunity to succeed regardless of their race, color, religion, age, ancestry, national origin, social or ethnic origin, sex, sexual orientation, gender, gender identity, gender expression, marital status, pregnancy, parental status, disability, medical condition, genetic information, military or veteran status, union membership, and political affiliation, or any other legally protected group.
Job Req Type: ExperiencedRequired Travel: Yes, 10% of the timeShift Type: 1st Shift/Days
#J-18808-Ljbffr